**CpE 2210 Homework Assignment #2**

HW#2 is meant to provide sample problems for the first exam and will not be collected for grading. Be sure to try to solve the following questions yourself before checking solutions posted.

1. Simplify to using algebraic reduction rules. Show every reduction step and reduction rule used.

2. Construct truth table of .

3. Draw logic diagram of .

4. Simplify using algebraic reduction rules. Show every reduction step and reduction rule used.

5. A clock signal has a period of T=0.25μs. Find its frequency.

6. When comparing two desktop computers, you note that one operates with a clock frequency of 600MHz, while another comparable unit has a central clock of 800MHz. What is the percent decrease in the length of the clock period when going from the 600MHz system to the 800MHz system?

7. Construct a logic diagram for the function

![](data:image/x-wmf;base64,183GmgAAAAAAAGAKIAIBCQAAAABQVgEACQAAA5wBAAAEAI8AAAAAAAUAAAACAQEAAAAFAAAAAQL///8ABQAAAC4BGQAAAAUAAAALAgAAAAAFAAAADAIgAmAKEwAAACYGDwAcAP////8AAE4AEAAAAMD///+u////IAoAAM4BAAALAAAAJgYPAAwATWF0aFR5cGUAADAACAAAAPoCAAATAAAAAAAAAgQAAAAtAQAABQAAABQCWwAWAwUAAAATAlsAvAUFAAAAFAJbACoHBQAAABMCWwAGCgUAAAAJAgAAAAIFAAAAFALAARYAHAAAAPsCgP4AAAAAAACQAQEAAAAAAgAQVGltZXMgTmV3IFJvbWFuALik83fBpPN3IDD1dxYfZpoEAAAALQEBAA8AAAAyCgAAAAAFAAAAV0FCQ0QFGAOqAUAC4AEAAwUAAAAUAsAB5AEcAAAA+wKA/gAAAAAAAJABAAAAAQACABBTeW1ib2wAAEMjCkRY2hIAuKTzd8Gk83cgMPV3Fh9mmgQAAAAtAQIABAAAAPABAQANAAAAMgoAAAAABAAAAD3XK9dYAs4BUgIAA48AAAAmBg8AEwFNYXRoVHlwZVVVBwEFAQAFAkRTTVQ1AAATV2luQWxsQmFzaWNDb2RlUGFnZXMAEQVUaW1lcyBOZXcgUm9tYW4AEQNTeW1ib2wAEQVDb3VyaWVyIE5ldwARBE1UIEV4dHJhABIACCEvRY9EL0FQ9BAPR19BUPIfHkFQ9BUPQQD0RfQl9I9CX0EA9BAPQ19BAPSPRfQqX0j0j0EA9BAPQPSPQX9I9BAPQSpfRF9F9F9F9F9BDwwBAAEAAQICAgIAAgABAQEAAwABAAQAAAoBAAIAg1cAAgSGPQA9AwANAAABAAIAg0EAAgSGxSLXAgCDQgAAAAIEhisAKwMADQAAAQACAINDAAIEhsUi1wIAg0QAAAAAAAALAAAAJgYPAAwA/////wEAAAAAAAAACAAAAPoCAAAAAAAAAAAAAAQAAAAtAQEAHAAAAPsCEAAHAAAAAAC8AgAAAAABAgIiU3lzdGVtAAAWH2aaAAAKACEAigEAAAAA/////6TkEgAEAAAALQEDAAQAAADwAQIAAwAAAAAA)

using NOR gates only.

8. Construct a logic diagram for the function

![](data:image/x-wmf;base64,183GmgAAAAAAAIAJQAIACQAAAADRVQEACQAAA8YBAAAEAIkAAAAAAAUAAAACAQEAAAAFAAAAAQL///8ABQAAAC4BGQAAAAUAAAALAgAAAAAFAAAADAJAAoAJEwAAACYGDwAcAP////8AAE4AEAAAAMD///+2////QAkAAPYBAAALAAAAJgYPAAwATWF0aFR5cGUAAFAACAAAAPoCAAATAAAAAAAAAgQAAAAtAQAABQAAABQCswCeAwUAAAATArMAXgQFAAAAFAJTAN8FBQAAABMCUwCfBgUAAAAJAgAAAAIFAAAAFAKgAf4CHAAAAPsCgP4AAAAAAACQAQAAAAAAAgAQVGltZXMgTmV3IFJvbWFuALik83fBpPN3IDD1d1YhZloEAAAALQEBAAoAAAAyCgAAAAACAAAAKCmzAwADBQAAABQCoAFYABwAAAD7AoD+AAAAAAAAkAEBAAAAAAIAEFRpbWVzIE5ldyBSb21hbgC4pPN3waTzdyAw9XdWIWZaBAAAAC0BAgAEAAAA8AEBAA0AAAAyCgAAAAAEAAAAWGFiYzADMgLLAgADBQAAABQCoAHYARwAAAD7AoD+AAAAAAAAkAEAAAABAAIAEFN5bWJvbAAAjB4KtbzaEgC4pPN3waTzdyAw9XdWIWZaBAAAAC0BAQAEAAAA8AECAAwAAAAyCgAAAAADAAAAPSsr6tQCxQIAA4kAAAAmBg8ACAFNYXRoVHlwZVVV/AAFAQAFAkRTTVQ1AAATV2luQWxsQmFzaWNDb2RlUGFnZXMAEQVUaW1lcyBOZXcgUm9tYW4AEQNTeW1ib2wAEQVDb3VyaWVyIE5ldwARBE1UIEV4dHJhABIACCEvRY9EL0FQ9BAPR19BUPIfHkFQ9BUPQQD0RfQl9I9CX0EA9BAPQ19BAPSPRfQqX0j0j0EA9BAPQPSPQX9I9BAPQSpfRF9F9F9F9F9BDwwBAAEAAQICAgIAAgABAQEAAwABAAQAAAoBAAIAg1gAAgSGPQA9AgCCKAACAYNhAAYAEQACBIYrACsCAYNiAAYAEQACAIIpAAIEhisAKwIAg2MAAAALAAAAJgYPAAwA/////wEAAAAAAAAACAAAAPoCAAAAAAAAAAAAAAQAAAAtAQIAHAAAAPsCEAAHAAAAAAC8AgAAAAABAgIiU3lzdGVtAABWIWZaAAAKACEAigEAAAAA/////wjlEgAEAAAALQEDAAQAAADwAQEAAwAAAAAA)

using NAND gates only.

9. Construct a logic diagram for the function shown in problem 7 using IEEE logic symbols.

10. Construct a logic diagram for the function shown in problem 8 using IEEE logic symbols.